test_cases: - input: bytes: [ 0x06, 0x20, 0x42, 0xe2, 0x06, 0x20, 0x42, 0xe2, 0x03, 0x20, 0x42, 0xe0, 0x03, 0x20, 0x42, 0xe0, 0x06, 0x20, 0x82, 0xe2, 0x06, 0x20, 0x82, 0xe2, 0x03, 0x20, 0x82, 0xe0, 0x03, 0x20, 0x82, 0xe0, 0x06, 0x20, 0x02, 0xe2, 0x06, 0x20, 0x02, 0xe2, 0x03, 0x20, 0x02, 0xe0, 0x03, 0x20, 0x02, 0xe0, 0x06, 0x20, 0x82, 0xe3, 0x06, 0x20, 0x82, 0xe3, 0x03, 0x20, 0x82, 0xe1, 0x03, 0x20, 0x82, 0xe1, 0x06, 0x20, 0x22, 0xe2, 0x06, 0x20, 0x22, 0xe2, 0x03, 0x20, 0x22, 0xe0, 0x03, 0x20, 0x22, 0xe0, 0x06, 0x20, 0xc2, 0xe3, 0x06, 0x20, 0xc2, 0xe3, 0x03, 0x20, 0xc2, 0xe1, 0x03, 0x20, 0xc2, 0xe1, 0x06, 0x20, 0x52, 0x02, 0x06, 0x20, 0x52, 0x02, 0x03, 0x20, 0x52, 0x00, 0x03, 0x20, 0x52, 0x00, 0x06, 0x20, 0x92, 0x02, 0x06, 0x20, 0x92, 0x02, 0x03, 0x20, 0x92, 0x00, 0x03, 0x20, 0x92, 0x00, 0x06, 0x20, 0x12, 0x02, 0x06, 0x20, 0x12, 0x02, 0x03, 0x20, 0x12, 0x00, 0x03, 0x20, 0x12, 0x00, 0x06, 0x20, 0x92, 0x03, 0x06, 0x20, 0x92, 0x03, 0x03, 0x20, 0x92, 0x01, 0x03, 0x20, 0x92, 0x01, 0x06, 0x20, 0x32, 0x02, 0x06, 0x20, 0x32, 0x02, 0x03, 0x20, 0x32, 0x00, 0x03, 0x20, 0x32, 0x00, 0x06, 0x20, 0xd2, 0x03, 0x06, 0x20, 0xd2, 0x03, 0x03, 0x20, 0xd2, 0x01, 0x03, 0x20, 0xd2, 0x01, 0x7b, 0x00, 0x8f, 0xe2 ] arch: "CS_ARCH_ARM" options: [ "CS_OPT_NO_BRANCH_OFFSET", "CS_MODE_ARM" ] expected: insns: - asm_text: "sub r2, r2, #6" - asm_text: "sub r2, r2, #6" - asm_text: "sub r2, r2, r3" - asm_text: "sub r2, r2, r3" - asm_text: "add r2, r2, #6" - asm_text: "add r2, r2, #6" - asm_text: "add r2, r2, r3" - asm_text: "add r2, r2, r3" - asm_text: "and r2, r2, #6" - asm_text: "and r2, r2, #6" - asm_text: "and r2, r2, r3" - asm_text: "and r2, r2, r3" - asm_text: "orr r2, r2, #6" - asm_text: "orr r2, r2, #6" - asm_text: "orr r2, r2, r3" - asm_text: "orr r2, r2, r3" - asm_text: "eor r2, r2, #6" - asm_text: "eor r2, r2, #6" - asm_text: "eor r2, r2, r3" - asm_text: "eor r2, r2, r3" - asm_text: "bic r2, r2, #6" - asm_text: "bic r2, r2, #6" - asm_text: "bic r2, r2, r3" - asm_text: "bic r2, r2, r3" - asm_text: "subseq r2, r2, #6" - asm_text: "subseq r2, r2, #6" - asm_text: "subseq r2, r2, r3" - asm_text: "subseq r2, r2, r3" - asm_text: "addseq r2, r2, #6" - asm_text: "addseq r2, r2, #6" - asm_text: "addseq r2, r2, r3" - asm_text: "addseq r2, r2, r3" - asm_text: "andseq r2, r2, #6" - asm_text: "andseq r2, r2, #6" - asm_text: "andseq r2, r2, r3" - asm_text: "andseq r2, r2, r3" - asm_text: "orrseq r2, r2, #6" - asm_text: "orrseq r2, r2, #6" - asm_text: "orrseq r2, r2, r3" - asm_text: "orrseq r2, r2, r3" - asm_text: "eorseq r2, r2, #6" - asm_text: "eorseq r2, r2, #6" - asm_text: "eorseq r2, r2, r3" - asm_text: "eorseq r2, r2, r3" - asm_text: "bicseq r2, r2, #6" - asm_text: "bicseq r2, r2, #6" - asm_text: "bicseq r2, r2, r3" - asm_text: "bicseq r2, r2, r3" - asm_text: "add r0, pc, #0x7b"