mirror of
https://github.com/hedge-dev/XenonRecomp.git
synced 2025-06-06 01:02:08 +00:00
321 lines
8.0 KiB
YAML
321 lines
8.0 KiB
YAML
test_cases:
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0x60, 0x20, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d, z1.d }, pn8, [x0, x0, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0x75, 0x35, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d, z21.d }, pn13, [x10, x21, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb6, 0x6d, 0x28, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z22.d, z23.d }, pn11, [x13, x8, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfe, 0x7f, 0x3f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z30.d, z31.d }, pn15, [sp, xzr, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0x60, 0x60, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d, z1.d }, pn8, [x0]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0x75, 0x65, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d, z21.d }, pn13, [x10, #10, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb6, 0x6d, 0x68, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z22.d, z23.d }, pn11, [x13, #-16, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfe, 0x7f, 0x6f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z30.d, z31.d }, pn15, [sp, #-2, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0xe0, 0x20, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d - z3.d }, pn8, [x0, x0, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0xf5, 0x35, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn13, [x10, x21, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb4, 0xed, 0x28, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn11, [x13, x8, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfc, 0xff, 0x3f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z28.d - z31.d }, pn15, [sp, xzr, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0xe0, 0x60, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d - z3.d }, pn8, [x0]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0xf5, 0x65, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn13, [x10, #20, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb4, 0xed, 0x68, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn11, [x13, #-32, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfc, 0xff, 0x6f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sme2" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z28.d - z31.d }, pn15, [sp, #-4, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0x60, 0x20, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d, z1.d }, pn8, [x0, x0, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0x75, 0x35, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d, z21.d }, pn13, [x10, x21, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb6, 0x6d, 0x28, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z22.d, z23.d }, pn11, [x13, x8, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfe, 0x7f, 0x3f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z30.d, z31.d }, pn15, [sp, xzr, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0x60, 0x60, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d, z1.d }, pn8, [x0]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0x75, 0x65, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d, z21.d }, pn13, [x10, #10, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb6, 0x6d, 0x68, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z22.d, z23.d }, pn11, [x13, #-16, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfe, 0x7f, 0x6f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z30.d, z31.d }, pn15, [sp, #-2, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0xe0, 0x20, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d - z3.d }, pn8, [x0, x0, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0xf5, 0x35, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn13, [x10, x21, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb4, 0xed, 0x28, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn11, [x13, x8, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfc, 0xff, 0x3f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z28.d - z31.d }, pn15, [sp, xzr, lsl #3]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x00, 0xe0, 0x60, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z0.d - z3.d }, pn8, [x0]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0x54, 0xf5, 0x65, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn13, [x10, #20, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xb4, 0xed, 0x68, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z20.d - z23.d }, pn11, [x13, #-32, mul vl]"
|
|
|
|
-
|
|
input:
|
|
bytes: [ 0xfc, 0xff, 0x6f, 0xa0 ]
|
|
arch: "CS_ARCH_AARCH64"
|
|
options: [ "CS_OPT_NO_BRANCH_OFFSET", "aarch64", "sve2p1" ]
|
|
expected:
|
|
insns:
|
|
-
|
|
asm_text: "st1d { z28.d - z31.d }, pn15, [sp, #-4, mul vl]"
|